# Infineon AURIX Microcontroller description Infineon Technologies Korea



## AURIX Family Overview from low cost to high performance



| <b>9x Series</b><br>up to 8 MB |                            |                              |                               |                          | TC297T<br>TC297TA<br>300 MHz                                                                                              | <b>TC298T</b><br>300 MHz | <b>TC299T</b><br>300 MHz |                          |
|--------------------------------|----------------------------|------------------------------|-------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|
| <b>7x Series</b> up to 4 MB    |                            |                              |                               | <b>TC275T</b><br>200 MHz | <b>TC277T</b> 200 MHz                                                                                                     |                          | 10/50                    | <b>TC270T</b> 200 MHz    |
| <b>6x Series</b> up to 2.5 MB  |                            | $\mathcal{I}_{\mathbb{R}^n}$ | <b>TC264D TC264DA</b> 200 MHz | <b>TC265D</b><br>200 MHz | <b>TC267D</b> 200 MHz                                                                                                     |                          |                          | <b>TC260D</b><br>200 MHz |
| <b>4x Series</b> up to 2MB     |                            |                              | <b>TC244S</b><br>180 MHz      |                          |                                                                                                                           |                          |                          |                          |
| <b>3x Series</b> up to 2 MB    |                            | <b>TC233L</b><br>200 MHz     | <b>TC234L TC234LA</b> 200 MHz |                          | <b>TC237L</b> 200 MHz                                                                                                     |                          |                          |                          |
| 2x Series<br>up to 1 MB        | <b>TC222L/S</b><br>133 MHz | <b>TC223L/S</b><br>133 MHz   | <b>TC224L/S</b><br>133 MHz    | <b>N</b>                 | TriCore Mu                                                                                                                | Ilticore Arcl            |                          |                          |
| 1x Series<br>up to 512 KB      | -                          | <b>TC213L/S</b><br>133 MHz   | <b>TC214L/S</b><br>133 MHz    | )<br>}                   | <ul> <li>New Timer Architecture (GTM)</li> <li>ISO26262 ASIL-D concept</li> <li>Programmable Security Hardware</li> </ul> |                          | 9                        |                          |
|                                | TQFP-80                    | TQFP-100                     | LQFP-144<br>TQFP-144          | LQFP-176                 | LFBGA-292                                                                                                                 | BGA-416                  | LFBGA-516                | Bare<br>Die              |

EES available In Development Planned



### **AURIX Product Naming**



## 9x Series – Umbrella Device SAK-TC29xTP-128F300



| Feature Set |                         | 9x Series           |  |
|-------------|-------------------------|---------------------|--|
| TriCore     | # Cores / Checker       | 3 / 1               |  |
| 1.6P        | Frequency <sup>2)</sup> | 2x300 / 1x200 MHz   |  |
| Flash       | Program Flash           | 8 MB                |  |
|             | EEProm @ w/e<br>cycles  | 128 KB @ 500k       |  |
| SRAM        | Total (DMI , PMI, LMU)  | 728 KB              |  |
| DMA         | Channels                | 128                 |  |
| ADC         | Modules 12bit / DS      | 11 / 10             |  |
|             | Channels 12bit / DS     | 84 / 10 diff        |  |
| Timer       | GTM Input / Output      | 48 / 152 channels   |  |
|             | CCU / GPT modules       | 2 / 1               |  |
| Interfaces  | FlexRay (#/ch.)         | 2 / 4               |  |
|             | CAN-FD (nodes/obj)      | 6 / 384             |  |
|             | QSPI / ASCLIN / I2C     | 6 / 4 / 2           |  |
|             | SENT / PSI5 / PSI5S     | 15 / 5 / 1          |  |
|             | HSCT / MSC / EBU        | 1 / 3 diff LVDS / 1 |  |
|             | Other                   | Ethernet MAC        |  |
| Safety      | SIL Level               | ASIL-D              |  |
| Security    | HSM                     | Yes                 |  |
| Power       | EVR                     | Yes                 |  |
|             | Standby Control<br>Unit | Support             |  |

Safety SIL Level ASIL-D

Security HSM Yes

Power EVR Yes

Standby Control Unit Support

1) HOT option available on request with limited functionality >Ta=125°C

2) High performance version with 3x300MHz on



LFBGA-292

60 ADC inputs

-40°C to +125°C 1)

0.8mm

-40°C to +125°C

60 ADC inputs

**Bare Die** 

Tjmax 170°C,

84 ADC inputs

CAN-FD in B-Step

request with specific limitations

-40°C to +125°C.

84 ADC inputs

## 7x Series – Umbrella Device SAK-TC27xTP-64F200



| Feature Set                  |                                                                       | 7x Series                     |  |
|------------------------------|-----------------------------------------------------------------------|-------------------------------|--|
| TriCore                      | # Cores / Checker                                                     | 2 / 1                         |  |
| 1.6P                         | Frequency                                                             | 200 MHz                       |  |
| TriCore                      | # Cores / Checker                                                     | 1 / 1 2)                      |  |
| 1.6E                         | Frequency                                                             | 200 MHz                       |  |
| Flash                        | Program Flash                                                         | 4 MB                          |  |
|                              | EEProm @ w/e<br>cycles                                                | 64 KB @ 500k                  |  |
| SRAM                         | Total (DMI , PMI)                                                     | 472 KB                        |  |
| DMA                          | Channels                                                              | 64                            |  |
| ADC                          | Modules 12bit / DS                                                    | 8 / 6                         |  |
|                              | Channels 12bit / DS                                                   | 60 / 6 diff                   |  |
| Timer                        | GTM Input / Output                                                    | 32 / 88 channels              |  |
|                              | CCU / GPT modules                                                     | 2 / 1                         |  |
| Interfaces                   | FlexRay (#/ch.)                                                       | 1 / 2                         |  |
|                              | CAN-FD (nodes/obj)                                                    | 4 / 256                       |  |
|                              | QSPI / ASCLIN / I2C                                                   | 4 / 4 / 1                     |  |
|                              | SENT / PSI5 / PSI5S                                                   | 10 / 3 / 1                    |  |
|                              | HSCT / MSC / EBU                                                      | 1 / 2 diff LVDS / -           |  |
|                              | Other                                                                 | Ethernet MAC                  |  |
| Safety                       | SIL Level                                                             | ASIL-D                        |  |
| Security                     | HSM                                                                   | Yes                           |  |
| Power                        | EVR                                                                   | Yes                           |  |
| 1) HOT option 2) not availab | Standby Control  available with limited fuller on TC29x/TC26x - to be | Support nctionality >Ta=125°C |  |

2) not available on TC29x/TC26x - to be considered in SW family concept

3) CAN-FD in C-Step



#### **Package Variants**

LFBGA-292 0.8mm -40°C to +125°C 60 ADC inputs

**LOFP-176** 0.5mm -40°C to +125°C 1) 48 ADC inputs

**Bare Die** 

Tjmax 170°C 60 ADC inputs

## 3x Series – Umbrella Device SAK-TC23xLP-32F200



|                 |                      | _                   |  |
|-----------------|----------------------|---------------------|--|
|                 |                      | 3x Series           |  |
| TriCore<br>1.6P | # Cores / Checker    | -/-                 |  |
| 1.6P            | Frequency            | -                   |  |
| TriCore         | # Cores / Checker    | 1/1                 |  |
| 1.6E            | Frequency            | 200 MHz             |  |
| Flash           | Program Flash        | 2 MB                |  |
|                 | Data Flash           | 128k , 125 k cycles |  |
| SRAM            | Total (DMI, PMI)     | 192 KB              |  |
| DMA             | Channels             | 16                  |  |
| ADC             | Modules 12bit / DS   | 2 / -               |  |
|                 | Channels 12bit / DS  | 24 / -              |  |
| Timer           | GTM Input / Output   | 8 / 32              |  |
|                 | CCU / GPT modules    | 2 / 1               |  |
| Interfaces      | FlexRay (#/ch.)      | 1/2                 |  |
|                 | CAN-FD (nodes/obj)   | 6 / 256             |  |
|                 | QSPI / ASCLIN / I2C  | 4/2/-               |  |
|                 | SENT / PSI5          | 4 / -               |  |
|                 | HSCT/ MSC / EBU      | -/-/-               |  |
|                 | Other                | -                   |  |
| Safety          | SIL Level            | ASIL-D              |  |
| Security        | HSM                  | Yes                 |  |
| Power           | EVR                  | Yes                 |  |
|                 | Standby Control Unit | WUT + SRAM          |  |

<sup>1)</sup> HOT option available on request with limited functionality >Ta=125°C



-40°C to +125°C 1)

24 ADC inputs

24 ADC inputs

-40°C to +125°C 1)

-40°C to +125°C

24 ADC inputs

## Infineon Technologies Microcontroller Core Roadmap







### **Key Features**

- 32 bit Harvard architecture
- RISC architecture
- Superscalar architecture
- Little-endian byte ordering
- 4 GByte address space
- 16 & 32 bit instructions
- Most instruction executed in 1 cycle
- Bit handling
- Flexible interrupt prioritization scheme
- Low interrupt latency
- Fast context switching
- Dual MAC unit
- Zero Overhead Loop
- FPU

## Core Subsystem



System Peripheral Bus (SPB) **DMI** 





## General Pipeline Overview



Four-Stage Super-Scalar triple issue TriCore™ Pipeline Dual MAC offers the ability to execute 2 multiplications or 2 multiplication/ additions in 1 cycle, with 1 instruction. Instruction 1 MAC MAC Instruction 2 Write Execute Execute Back Integer 32Bit Decode Integer Fetch Execute & 64 bit Integer Pipeline **Issue** Load/ Load/ Write Load/Store Pipeline Store Store 32Bit **Back** Decode Execute **Instruction 3** Instruction 4 Loop Loop Pipeline Write Loop Cache

Buffer

Execute

Back



## Pipeline - General

- Integer pipeline:
  - Integer arithmetic and logic instructions.
  - Bit operations.
  - Divide and MAC instructions.
  - Etc.
- Load /Store pipeline:
  - Load / Store instructions.
  - Context operations.
  - Address arithmetic instructions.
  - Etc.
- Loop pipeline:
  - Loop instructions.



## Architectural Registers

| A15 (implicit address) |  |  |  |  |
|------------------------|--|--|--|--|
| A14                    |  |  |  |  |
| A13                    |  |  |  |  |
| A12                    |  |  |  |  |
| A11 (Return Address)   |  |  |  |  |
| A10 (Stack pointer)    |  |  |  |  |
| A9 (Global Address)    |  |  |  |  |
| A8 (Global Address)    |  |  |  |  |
| A7                     |  |  |  |  |
| A6                     |  |  |  |  |
| A5                     |  |  |  |  |
| A4                     |  |  |  |  |
| А3                     |  |  |  |  |
| A2                     |  |  |  |  |
| A1 (Global Address)    |  |  |  |  |
| A0 (Global Address)    |  |  |  |  |
| Address                |  |  |  |  |







### Core Registers

| General Purpose Registers   |  |  |  |
|-----------------------------|--|--|--|
| D0 - D15 Data Registers.    |  |  |  |
| A0 - A15 Address Registers. |  |  |  |

| System Registers                   |  |  |  |
|------------------------------------|--|--|--|
| PC Program Counter                 |  |  |  |
| PSW Program Status Word            |  |  |  |
| SYSCON System Control Registers    |  |  |  |
| PCXI Previous Context Information. |  |  |  |

| Context Management              |  |  |  |
|---------------------------------|--|--|--|
| FCX Free CSA List Head Pointer  |  |  |  |
| LCX Free CSA List Limit Pointer |  |  |  |

| CPU Interrupt and Trap Control        |                                        |  |  |
|---------------------------------------|----------------------------------------|--|--|
| ICR Interrupt Control Reg.            |                                        |  |  |
| BIV                                   | Base Address of Interrupt Vect. Table. |  |  |
| BTV Base Address of Trap Vect. Table. |                                        |  |  |

| Memory Protection |                                       |  |  |
|-------------------|---------------------------------------|--|--|
| DPRx_L<br>DPRx_H  | Data Lower and Upper Address<br>Range |  |  |
| CPRx_L,<br>CPRx_U | Code Lower and Upper Address<br>Range |  |  |
| CPRXE_n           | Code Execute Permission               |  |  |
| DPRE_n            | Data Read Permission                  |  |  |
| DPWE_n            | Data Write Permission                 |  |  |

| Stack management |                         |  |  |  |
|------------------|-------------------------|--|--|--|
| ISP              | Interrupt Stack Pointer |  |  |  |

Core Special Function Registers (CSFRs) can only be accessed by special read/write instructions:

- → MTCR: move to core special function register (write access, supervisor mode only)
- → MFCR: move from core special function register (read access)



### What is a context?

- In an embedded real time system, independent tasks switching occur frequently (in response to an interrupt, RTOS management, etc).
- The task's context represents the state of this task.
- Basically, the context is everything the μC needs to know in order to start (or re-start) a task.



## Upper and Lower context

- TriCore defines two contexts:
  - The upper context (task specific)
  - The lower context (for parameter passing).
- The upper context is automatically saved on call, interrupt or trap.
- The lower context has to be saved explicitly with an instruction.



## **Upper and Lower Contexts**





## Context Saving and restoring

### Save

### Restore

Automatically saved / restored

| Event / Instruction | Saved context | Event /<br>Instruction | Restored<br>Context |
|---------------------|---------------|------------------------|---------------------|
| Interrupt           | Upper         | RFE                    | Upper               |
| Trap                | Upper         | RFE                    | Upper               |
| CALL                | Upper         | RET                    | Upper               |
| BISR                | Lower         | RSLCX                  | Lower               |
| SVLCX               | Lower         | RSLCX                  | Lower               |
| STLCX               | Lower         | LDLCX                  | Lower               |
| STUCX               | Upper         | LDUCX                  | Upper               |

Saving to CSA

Saving to Absolute

## Ability to Host Multiple Applications on One Device



- Common accesses protection based on Master ID (TriCores / DMAs)
- Each DMI (Data Access) has 2 IDs
  - 'Safe' ID
  - 'Non-Safe ID'
- Each Slave has write permissions based on ID
  - Permission register Safety
     Endinit protected
- Address range based protection pages for SRAMs



## Aurix Peripherals: Access Enable Protection



New method for write access protection from On Chip Bus to Slave modules

- Endinit Protected (E)
- Safety Endinit Protected (SE -> New)
- > TAG ID protected (P -> New)
- User / Supervisor Mode (U / SV)

| Register<br>Short Name | Register Long<br>Name                      | Offset<br>Addre   | Access Mode |             |  |  |
|------------------------|--------------------------------------------|-------------------|-------------|-------------|--|--|
|                        |                                            | SS                | Read        | Write       |  |  |
| Pn_OUT                 | Port n Output<br>Register                  | 0000 <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_OMR                 | Port n Output<br>Modification<br>Register  | 0004 <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_IOCR0               | Port n Input/Output<br>Control Register 0  | 0010 <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_IOCR4               | Port n Input/Output<br>Control Register 4  | 0014 <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_IOCR8               | Port n Input/Output<br>Control Register 8  | 0018 <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_IOCR12              | Port n Input/Output<br>Control Register 12 | 001C <sub>H</sub> | U, SV       | U,<br>SV, P |  |  |
| Pn_<br>ACCEN1          | Port n Access<br>Enable Register 1         | 00F8 <sub>H</sub> | U, SV       | SV,<br>SE   |  |  |
| Pn_<br>ACCEN0          | Port n Access<br>Enable Register 0         | 00FC <sub>H</sub> | U, SV       | SV,<br>SE   |  |  |

## Aurix Peripherals: Access Enable Registers

infineon

- Each On Chip Bus transaction includes a Master TAG ID
- Master TAG ID is used for the write access protection
- After reset: per default no restriction

All On Chip Bus TAG IDs are unique and hardwired

Each CPU.DMI with two TAG Ids (safe/non-safe)

Each On Chip Slave Module (E.g SPI, GTM)

Masters on Bus

- > At least one set of ACCEN0/1 registers
- Some Slave Modules with multiple ACCEN0/1 sets
  - (e.g. SDMA, SCU)
- > Interrupt Router with different ACCEN0/1 sets for
  - SRC[31:16]/SRC[15:0]
- > SRAMs with additional range protection registers
  - each CPU with 8 ranges for PSRP/DSPR, LMU with 8 ranges

Access protection violations and bus errors are reported to the Safety Management Unit (SMU)

| INT_ACCEN00 Access Enable Register 0 INT_ACCEN10 Kernel 1 Access Enable Register 0 |          |          |          |          |          | (0F4 <sub>H</sub> ) |          |          | Reset Value: FFFF FFFF |          |          |          |          |          |          |
|------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|---------------------|----------|----------|------------------------|----------|----------|----------|----------|----------|----------|
|                                                                                    |          |          |          |          | ·        |                     | •        |          | 20                     | 04       |          |          |          |          |          |
| 31                                                                                 | 30       | 29       | 28       | 27       | 26       | 25                  | 24       | 23       | 22                     | 21       | 20       | 19       | 18       | 17       | 16       |
| EN<br>31                                                                           | EN<br>30 | EN<br>29 | EN<br>28 | EN<br>27 | EN<br>26 | EN<br>25            | EN<br>24 | EN<br>23 | EN<br>22               | EN<br>21 | EN<br>20 | EN<br>19 | EN<br>18 | EN<br>17 | EN<br>16 |
| rw<br>15                                                                           | rw<br>14 | rw<br>13 | rw<br>12 | rw<br>11 | rw<br>10 | rw<br>9             | rw<br>8  | rw<br>7  | rw<br>6                | rw<br>5  | rw<br>4  | rw<br>3  | rw<br>2  | rw<br>1  | rw<br>0  |
| EN<br>15                                                                           | EN 14    | EN<br>13 | EN<br>12 | EN 11    | EN<br>10 | EN9                 | EN8      | Ė        | EN6                    | EN5      | EN4      | EN3      | EN2      | EN1      | EN0      |
| rw                                                                                 | rw       | rw       | rw       | rw       | rw       | rw                  | rw       | rw       | rw                     | rw       | rw       | rw       | rw       | rw       | rw       |

Table 3-15 On Chip Bus Master TAG Assignments

| Table 3-13          | on only b | as master | TAG Assignments                 |  |  |  |
|---------------------|-----------|-----------|---------------------------------|--|--|--|
| TAG-Number          | Module    | Location  | Description                     |  |  |  |
| 000000 <sub>B</sub> | CPU0      | SRI/SPB   | DMI.NonSafe TAG ID              |  |  |  |
| 000001 <sub>B</sub> | CPU0      | SRI/SPB   | DMI.Safe TAG ID                 |  |  |  |
| 000010 <sub>B</sub> | CPU1      | SRI/SPB   | DMI.NonSafe TAG ID              |  |  |  |
| 000011 <sub>B</sub> | CPU1      | SRI/SPB   | DMI.Safe TAG ID                 |  |  |  |
| 000100 <sub>R</sub> | CPU2      | SRI/SPB   | DMI.NonSafe TAG ID              |  |  |  |
| 000101 <sub>B</sub> | CPU2      | SRI/SPB   | DMI.Safe TAG ID                 |  |  |  |
| 000110 <sub>B</sub> | SDMA      | SRI/SPB   | Move Engine 0 (SDMA.ME0)        |  |  |  |
| 000111 <sub>B</sub> | SDMA      | SRI/SPB   | Move Engine 1(SDMA.ME1)         |  |  |  |
| 001000 <sub>B</sub> | SDMA      | SRI/SPB   | Cerberus                        |  |  |  |
| 001001 <sub>B</sub> | DMA       | SRI/SPB   | Move Engine 0 (DMA.ME0)         |  |  |  |
| 001010 <sub>B</sub> | DMA       | SRI/SPB   | Move Engine 1 (DMA.ME1)         |  |  |  |
| 001011 <sub>B</sub> | HSSL      | SRI       | High Speed Serial Link          |  |  |  |
| 001100 <sub>B</sub> | Ethernet  | SPB       | Ethernet                        |  |  |  |
| 001101 <sub>B</sub> | HSM       | SPB       | HSMCMI, HSMRMI <sup>1)</sup>    |  |  |  |
| 001110 <sub>B</sub> | -         | -         | Reserved                        |  |  |  |
| 001111 <sub>B</sub> | -         | -         | Reserved                        |  |  |  |
| 010000 <sub>B</sub> | CPU0      | SRI       | PMI                             |  |  |  |
| 010001 <sub>B</sub> | CPU1      | SRI       | PMI                             |  |  |  |
| 010010 <sub>B</sub> | CPU2      | SRI       | PMI                             |  |  |  |
| 011000 <sub>B</sub> | DAM       | SRI       | DAM                             |  |  |  |
| 111000 <sub>B</sub> | IOC32     | BBB       | Cerberus on Back Bone Bus (ED)  |  |  |  |
| 111001 <sub>B</sub> | CIF       | BBB       | CIF Master on Back Bone Bus (ED |  |  |  |
| 110000 <sub>B</sub> | LMU       | BBB       | LMU Master on Back Bone Bus (ED |  |  |  |
| Others              |           | _         | Reserved                        |  |  |  |

Both HSM FPI Master Interfaces (HSMCMI, HSMRMI) are using the sam TAG II.



## Interrupt System Overview

Independent Interrupt Systems per Interrupt Service Provider (CPUs, DMA, SDMA)





## Aurix Interrupt System: Introduction

- An interrupt request is serviced by CPU/DMA, called Service Provider
- Interrupt requests are called **Service Requests**. Each interrupt request source must connect to a Service Request Node (**SRN**). An interrupting device can have more than one SRN.
- Interrupt service requests are serviced by an **Interrupt Control Unit** (**ICU**) that handles the priority arbitration and the communication with the CPU.
- Each SRN contains a **Service Request Control Register (SRC)** and the necessary logic to communicate with the requesting source and the interrupt arbitration bus



## Aurix Interrupt System: Feature Set Overview

#### Central Interrupt Router Module (IR)

- Interrupt Trigger Signals from Peripherals
- Result from last Arbitration Round to Service Provider
- Acknowledge from Service Provider when Service Request taken
- One Service Request Node (SRN) per Interrupt Trigger signal
- Each SRN with own Service Request Control register (SRC)

#### TC29x / TC27x Request CPU 0 Interrupt Router (IR) Interrupt Request. ■ Interrupt ■ Acknowledge ICU0 Trigger CPU<sub>1</sub> Signals from: Interrupt ► ICU1 Bus 1 Peripherals / External / Request Acknowledge ICU2 CPU 2 SRN Interrupt ICU3 Request DMA Move Engine0/1 **ENDINIT** Safety ENDINIT Register Request **SDMA** Acknowledge Move Engine0/1 SPB ⇐ → SMU Integrity Error -

#### Feature Set Overview:

- Supports up to 1024 Service Requests
- Support of up to 255 service request priority level per ICU
   / Service Provider
- One Interrupt Control Unit (ICU) per Interrupt Service Provider
- ICUs with independent arbitration



## Aurix Interrupt System: Feature Set Overview

#### Feature Set Overview (cont'd):

- Each Interrupt with dedicated Service Request Node (SRN)
- Each SRN with a programmable 8-bit priority vector
- Each SRN can be mapped to one of the ICUs (Service Providers: CPUs or DMA)
- Interrupt System Integrity support (ECC based)
- Four General Purpose Interrupts per CPU that are not assigned to peripherals or external interrupts (-> to be used as SW Interrupt)
- Mechanism to signal Software Interrupts simultaneously to multiple Service Providers
- Interrupt Overflow mechanism (new service request was triggered while the SRN has still an pending service request)





## Aurix Interrupt System: TC27x

#### Interrupt Router (IR) for TC27x:

- 5 Interrupt Service Provider (Interrupt Targets)
- 479 Interrupt Nodes
- Main Interrupt Contributor Modules:

- GTM: 159

- DMA/SDMA: 68

ADC/VADC: 52

- QSPI: 30

HSSL/DigRF: 18

- MultiCAN: 16

- CCU6: 16

SW/GP: 15

- Sent: 10

- ...



## Aurix Interrupt System: SRC

- Service Request Priority Number (SRPN)
  - priority increasing with number
  - CPU: SRPN=0 not allowed
  - DMA/SDMA: only available channel numbers
- Service Request Enable (SRE)
- Type Of Service Control (TOS)
  - 0->CPU0
  - 1->CPU1
  - 2->CPU2
  - 3->SDMA
  - 4->DMA

ECC is checked when the SRN with an pending service request was accepted by the service provider as next service request to be processed



set when

has been

set via

**SETR** 

the SRR bit

ECC

Updated with any write to SRC[15:0]

- Set / Clear (SETR/CLRR)
- SRR (Service Request Pending)
- Interrupt Overflow Bit (IOV/IOVCLR)
- Software Sticky Bit (SWS/SWSCLR)
- Busy Bit (BUSY)
  - To be used by SW sequence when reconfiguring SRNs during runtime

To prevent a missmatch between the acknowledged TOS/SRPN value (using the old value) and the new values. This will result in ECC error.



## Aurix Interrupt System: SW Interrupts and Broadcast



#### General Purpose Service Request Nodes (GPSR):

- not assigned to HW interrupt triggers
- can only be used as SW interrupts
- GPSR group: 4 Service Request Nodes
- One GPSR group per TriCore CPU implemented

#### Parallel service requests to multiple Service Provider:

- Each GPSR group with a dedicated Broadcast register
- Broadcast register allows to trigger multiple GPSR



## A GPSR Request xy can be triggered by

- 1) writing '1' to the related SRC\_GPSRxy.SETR bit or
- 2) by writing a '1' to the related Service Request Broadcast register bit SRBx[y]
- \*\* x refers to CPU0, CPU1 or CPU2
- \*\* y refers to the 4 SW interrupts per CPU



## STM (System Timer) - Block Diagram



## System Timer: How to read >32 bits synchronously



- > STM is a free running 64 bit upward counter
- TriCore can only do max 32 bit read operations
- Could get roll over between reading lower and upper bits
- Therefore bits 32 to 63 are cap registers TIM0-5 are read



## GTM - Generic Timer Module System Overview 1/2





## GTM - Generic Timer Module System Overview 2/2





## GTM (Generic Timer Module) TIM – Timer Input Module





## GTM (Generic Timer Module) TIM - TIM\_CHx - Timer Channel Architecture





## GTM (Generic Timer Module) TOM – Timer Output Module - Overview





- 16 independent channels (**TOM\_CH0...15**) for simple PWM generation
  - 2 groups of 8 channel
  - TOM\_OUT(15) moreover offers a PCM (Pulse Count Modulated) signal
  - 16 bits counter
- TGC0 & TGC1 are global channel control units to drive TOM channels synchronously by external or internal events.
  - control enabling/disabling of the channels
  - Output Enable
  - Force update
- 5 dedicated clock line inputs CMU\_FXCLKx are providing clocks (PWM resolution)

## GTM (Generic Timer Module) TOM – TGCx - Global Channel Control - Overview



- 3 individual mechanisms supported
  - control enabling/disabling of the channels (1)
  - Output Enable (2)
  - Force update (3)
- Above mechanisms by 3 trigger sources
  - T1: SW (via SFR HOST\_TRG)
  - T2: TBU time stamp based on selected TBU\_TSx time base
    - TBU time stamp can be defined by SFR ACT\_TB
  - T3: Internal trigger signal TRIG\_x
    - signal TRIG\_x coming from channel x within a TOM module can be masked by SFR INT TRIG



## GTM (Generic Timer Module) TOM – PWM Generation (1)



Synchronous update





## ADC/DS Implementation Concept





## Queued Request Source

- **The Queued Request Source** of group x can select up to 8 channels that are subsequently converted in a sequence
- These channels can be arranged in an arbitrary order
- Each entry can be refilled into the buffer to be repeated automatically
- Conversion sequences can be started either via software or via a selectable trigger signal from on-chip and external sources



38



## Scan Request Source

- The Scan Request Source of group x can schedule a linear sequence of conversions for the associated converter
- > Each channel of group x can be included or excluded from a sequence
- A sequence can be repeated automatically
- Conversion sequences can be started either via software or via a selectable trigger signal from on-chip and external sources





Part of your life. Part of tomorrow.

